Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

[pull] Implement verilog with bad formatting #112

Open
wants to merge 1 commit into
base: mczyz/test-fpull
Choose a base branch
from

Conversation

mczyz-antmicro
Copy link

No description provided.

Comment on lines +1 to +2
module hello(
input clk);

Choose a reason for hiding this comment

The reason will be displayed to describe this comment to others. Learn more.

[verible-verilog-format] reported by reviewdog 🐶

Suggested change
module hello(
input clk);
module hello (
input clk
);

Comment on lines +4 to +7
initial
begin: proc_disp_hi
$display("Hello");
end

Choose a reason for hiding this comment

The reason will be displayed to describe this comment to others. Learn more.

[verible-verilog-format] reported by reviewdog 🐶

Suggested change
initial
begin: proc_disp_hi
$display("Hello");
end
initial begin : proc_disp_hi
$display("Hello");
end

Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

Successfully merging this pull request may close these issues.

1 participant